

## Big Data Analytics

A. Parallel Computing / 3. Graphical Processing Units (GPUs)

#### Lars Schmidt-Thieme

Information Systems and Machine Learning Lab (ISMLL)
Institute for Computer Science
University of Hildesheim, Germany



## Syllabus

| Tue. 9.4.                                           | (1)                     | 0. Introduction                                                                                                                                            |
|-----------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tue. 16.4.<br>Tue. 23.4.<br>Tue. 30.4.              | (2)<br>(3)<br>(4)       | A. Parallel Computing A.1 Threads A.2 Message Passing Interface (MPI) A.3 Graphical Processing Units (GPUs)                                                |
| Tue. 7.5.<br>Tue. 14.5.<br>Tue. 21.5.               | (5)<br>(6)<br>(7)       | <ul><li>B. Distributed Storage</li><li>B.1 Distributed File Systems</li><li>B.2 Partioning of Relational Databases</li><li>B.3 NoSQL Databases</li></ul>   |
| Tue. 28.5.<br>Tue. 4.6.<br>Tue. 11.6.<br>Tue. 18.6. | (8)<br>—<br>(9)<br>(10) | C. Distributed Computing Environments C.1 Map-Reduce — Pentecoste Break — C.2 Resilient Distributed Datasets (Spark) C.3 Computational Graphs (TensorFlow) |
| Tue. 25.6.<br>Tue. 2.7.<br>Tue. 9.7.                | (11)<br>(12)<br>(13)    | D. Distributed Machine Learning Algorithms D.1 Distributed Stochastic Gradient Descent D.2 Distributed Matrix Factorization Questions and Answers          |

Lars Schmidt-Thieme, Information Systems and Machine Learning Lab (ISMLL), University of Hildesheim, Germany

#### Outline



- GPUs vs CPUs
- 2. Basics of GPU Programming
- 3. Example: Color to Grayscale
- 4. Example: Matrix Multiplication
- 5. Block Shared Memory

#### Outline



#### GPUs vs CPUs

- 2. Basics of GPU Programming
- 4. Example: Matrix Multiplication
- 5. Block Shared Memory



## Massively Parallel Computation

- mildly parallel computation:
  - ► tens of cores of a CPU
- massively parallel computation:
  - ► thousands of cores
  - examples:
    - compute cluster
    - computing / data center
    - ► grid computing
    - graphical processing units (GPUs)



## Flynn's Taxonomy of Computer Architectures

|      |          | instructions                                      |                                           |  |  |  |
|------|----------|---------------------------------------------------|-------------------------------------------|--|--|--|
|      |          | single single                                     | multiple                                  |  |  |  |
|      | single   | SISD:                                             | MISD:                                     |  |  |  |
|      |          | ► old single-core<br>CPUs                         | ► unusual                                 |  |  |  |
| data | multiple | SIMD:  ► GPUs  ► SIMD operations in ordinary CPUs | MIMD:  ► multi-core CPUs  ► multiple CPUs |  |  |  |

<sup>►</sup> Terminology goes back to Flynn [1972].



## Streaming Multiprocessors (SMs)

- multiple cores executing the same instruction in parallel on different data
  - ▶ instruction level parallelism
- ► shared resources:
  - shared memory
- ► much simpler than a full-fledged CPU:
  - ► slower clockrate
  - ▶ less cache
  - ▶ no branch prediction, no speculative execution



## NVIDIA GPU Generations / Streaming Multiprocessors

| architecture | release | cores | tensor-  | shared mem. | comp. |
|--------------|---------|-------|----------|-------------|-------|
|              |         | /SM   | cores/SM | /SM [kB]    | cap.  |
| Turing       | 2018    | 64    | 8        | 64–96       |       |
| Volta        | 2017    | 64    | 8        | 64–96       | 7.0   |
| Pascal       | 2016    | 64    |          | 64–96       | 6.x   |
| Maxwell      | 2014    | 128   |          | 96          | 5.x   |
| Kepler       | 2012    | 192   |          | 16-48       | 3.x   |
| Fermi        | 2010    | 32    |          | 64          | 2.x   |
| Tesla        | 2006    | 8     | _        |             | 1.x   |

"compute capability" describes available features for the GPU.

 $see \ \mathtt{http://docs.nvidia.com/cuda/cuda-c-programming-guide/index.html\#compute-capabilities}$ 

Note: Some pascal GPUs have 128 cores/SM.

### **NVIDIA GPUs**



|                                                                                                              |            |      |     |          |       | .desu.     |
|--------------------------------------------------------------------------------------------------------------|------------|------|-----|----------|-------|------------|
| name                                                                                                         | generation | GPUs | SMs | cores/SM | cores | comp. cap. |
| Tesla V100                                                                                                   | Volta      | 1    | 80  | 64       | 5120  | 7.0        |
| Tesla P100                                                                                                   | Pascal     | 1    | 56  | 64       | 3584  | 6.0        |
| Tesla M60                                                                                                    | Maxwell    | 1    | 24  | 128      | 3072  | 5.2        |
| Tesla K80                                                                                                    | Kepler     | 2    | 13  | 192      | 4992  | 3.7        |
| Quadro GV100                                                                                                 | Volta      | 1    | 80  | 64       | 5120  | 7.0        |
| Quadro P6000                                                                                                 | Pascal     | 1    | 60  | 64       | 3840  | 6.1        |
| Quadro M6000                                                                                                 | Maxwell    | 1    | 24  | 128      | 3072  | 5.2        |
| Quadro K6000                                                                                                 | Kepler     | 1    | 15  | 192      | 2880  | 3.5        |
| GeForce TITAN RTX                                                                                            | Turing     | 1    | 72  | 64       | 4608  |            |
| GeForce TITAN Xp                                                                                             | Pascal     | 1    | 60  | 64       | 3840  | 6.1        |
| GeForce TITAN X                                                                                              | Maxwell    | 1    | 24  | 128      | 3072  | 6.1        |
| GeForce TITAN                                                                                                | Kepler     | 1    | 14  | 192      | 2688  | 3.5        |
| GeForce RTX 2080 Ti                                                                                          | Turing     | 1    | 68  | 64       | 4352  |            |
| GeForce GTX 1080 Ti                                                                                          | Pascal     | 1    | 56  | 64       | 3584  | 6.1        |
| GeForce GTX 980 Ti                                                                                           | Maxwell    | 1    | 22  | 128      | 2816  | 5.2        |
| GeForce GTX 780 Ti                                                                                           | Kepler     | 1    | 15  | 192      | 2880  | 3.5        |
| Lars Schmidt-Thieme, Information Systems and Machine Learning Lab (ISMLL), University of Hildesheim, Germany |            |      |     |          |       |            |



#### Peak Performance

| name                 | generation  | cores | clock speed<br>[MHz] | peak performance<br>[FLOPS] |
|----------------------|-------------|-------|----------------------|-----------------------------|
| Tesla V100           | Volta       | 5376  | 1200-1455            | 15.7 T                      |
|                      |             |       |                      | (tensor: 125 T)             |
| Tesla P100           | Pascal      | 3584  | 1328-1480            | 10.6 T                      |
| Tesla M60            | Maxwell     | 3072  | 948-1114             | 6.8 T                       |
| Tesla K40            | Kepler      | 2496  | 745– 875             | 4.3 T                       |
| Intel Core i7-7920HQ | Kaby Lake-H | 4     | 3174–4198            | 0.033 T                     |

► to compute peak performance:

$$peak Performance = 2 \cdot number Of Cores \cdot clock Speed$$

- ▶ where does the factor 2 come from?
  - ▶ Modern GPUs and CPUs have fused-multiply-add instructions (FMA), where one instruction basically performs 2 operations:

$$d := \mathsf{round}(a \cdot b + c)$$

▶ since Intels Haswell architecture in 2013.

#### Outline



- 2. Basics of GPU Programming
- 4. Example: Matrix Multiplication
- 5. Block Shared Memory

## Jriversite.

## GPU Programming

- Compute Unified Device Architecture (CUDA):
  - ► C/C++ language extension
    - ► dedicated preprocessor: nvcc
    - development tools, e.g., profiler, debugger
  - ► runtime API
  - ▶ for C, C++, Fortran
  - proprietary by Nvidia
  - ► PyCUDA: language binding for Python
- Open Computing Language (OpenCL):
  - ▶ interface for parallel computing across heterogeneous hardware
    - ▶ including GPUs
  - ► C/C++ like language
  - ► open standard managed by Khronos Compute Working Group
    - ► Apple, IBM, AMD, Intel, Qualcomm, Nvidia
  - ► PyOpenCL: a language binding for Python

## Snivers/tal

## GPU program abstraction

- execute a procedure (kernel) over a cartesian product / grid of 1 to 3 integer ranges
  - ▶ ranges are called x, y, z.
  - each range starts at 0.
  - example: all (x,y) pixel coordinates of an image.
- ► elements are grouped into **blocks** / tiles of the grid
  - fixed block size for each range x, y, z
- elements are usually coordinates / indices of some data.
  - used to compute memory address.
  - used to make control decisions.

## Jrivers/it

## GPU program abstraction

- elements are loaded into GPU registers and accessible through symbolic names in kernels:
  - ► number of blocks: gridDim
  - ► block size: blockDim
  - ▶ block index: blockIdx
  - relative index in the block: threadIdx
  - each variable is of type dim3, having components x, y and z.
  - element can be computed via:

```
elem.x := blockDim.x \cdot blockldx.x + threadIdx.x
elem.y := blockDim.y \cdot blockldx.y + threadIdx.y
elem.z := blockDim.z \cdot blockldx.z + threadIdx.z
```

▶ the total grid size is

```
size.x :=blockDim.x · gridDim.x
size.y :=blockDim.y · gridDim.y
size.z :=blockDim.z · gridDim.z
```

Lars Schmidt-Thieme, Information Systems and Machine Learning Lab (ISMLL), University of Hildesheim, Germany





- 1. allocate unified memory on GPU/CPU
- 1 cudaMallocManaged(&ptr, size);
- 2. start GPU computation
  - $1 \hspace{1cm} \mathsf{kernel} <<<\mathsf{numberOfBlocks}, \, \mathsf{sizeOfBlocks}>>>(\mathsf{kernelParams}...);$
- 3. wait for GPU program to complete
  - 1 cudaDeviceSynchronize();
- 4. free memory
  - 1 cudaFree(ptr);



#### Kernel Calls

#### code:

1 kernel <<<numberOfBlocks, sizeOfBlocks>>>(kernelParams...);

#### executes on GPU as (for one-dimensional indices):

#### executes on GPU as (for three-dimensional indices):

```
gridDim = numberOfBlocks; blockDim = sizeOfBlocks;

for blockIdx.x = 0 ... numberOfBlocks.x-1 in parallel:

for blockIdx.y = 0 ... numberOfBlocks.y-1 in parallel:

for blockIdx.z = 0 ... numberOfBlocks.z-1 in parallel:

for threadIdx.x = 0 ... sizeOfBlocks.x-1 in parallel:

for threadIdx.y = 0 ... sizeOfBlocks.y-1 in parallel:

for threadIdx.z = 0 ... sizeOfBlocks.y-1 in parallel:

kernel (kernelParams ...);
```

## Still ersitate

## Example: Add Two Vectors

```
1 #include <iostream>
2 #include <math.h>
3 #define CEIL(x,y) (x+y-1)/y
      global void add(float *x. float *v) {
     int n = blockIdx.x * blockDim.x + threadIdx.x;
     y[n] = x[n] + y[n];
8 }
10
  int main(void) {
11
     int N = 1 < < 20:
     float *x, *y;
     cudaMallocManaged(&x, N*sizeof(float));
14
     cudaMallocManaged(&y, N*sizeof(float));
15
     for (int n = 0; n < N; n++) {
16
      x[n] = 1.0f;
17
      y[n] = 2.0f;
18
19
20
     add<<<CEIL(N, 256), 256>>>(x, y);
     cudaDeviceSynchronize():
21
23
     float maxError = 0.0f:
     for (int n = 0: n < N: n++)
       maxError = fmax(maxError, fabs(y[n]-3.0f));
     std::cout << "Max error: " << maxError << std::endl;
28
     cudaFree(x);
29
     cudaFree(y);
30
     return 0;
31 }
```

## Compiling CUDA Code



- ► code in file ex-add.cu.
- ► code is run through a preprocessor nvcc
- 1 nvcc -o ex-add ex-add.cu
  - ▶ nvcc separates host code and device code (e.g., kernels),
  - ► compiles host code by default c++ compiler, e.g., gcc.
    - kernel calls are substituted by code that
      - loads the device code into the GPU and
      - starts the computation.
  - ► compiles device code by device code compiler.



## If Overall Range is not a Multiple of the Blocksize

- ▶ then the range has to be extended to the next multiple.
  - ▶ use the ceiling of the rangesize/blocksize ratio.
- If the range is extended, the kernel needs to be guarded not to access out-of-index locations.
  - the correct sizes have to be passed as parameters.

## Still deshill

## Example: Add Two Vectors (Guarded)

```
1 #include <iostream>
2 #include <math.h>
3 #define CEIL(x,y) (x+y-1)/y
      global
            void add(float *x. float *v. int N) {
     int n = blockIdx.x * blockDim.x + threadIdx.x;
     if (n < N)
      y[n] = x[n] + y[n];
10
11 int main(void) {
     int N = 1 < < 20;
     float *x, *y;
14
     cudaMallocManaged(&x. N*sizeof(float)):
15
     cudaMallocManaged(&y, N*sizeof(float));
16
     for (int n = 0; n < N; n++) {
17
      x[n] = 1.0f;
18
      y[n] = 2.0f;
20
21
     add<<<CEIL(N. 198), 198>>>(x, y, N);
22
     cudaDeviceSynchronize();
     float maxError = 0.0f:
     for (int n = 0; n < N; n++)
       maxError = fmax(maxError, fabs(y[n]-3.0f));
     std::cout << "Max error: " << maxError << std::endl;
27
29
     cudaFree(x);
30
     cudaFree(y);
31
     return 0:
```

### Outline



- 2. Basics of GPU Programming
- 3. Example: Color to Grayscale
- 4. Example: Matrix Multiplication
- 5. Block Shared Memory



## Unmanaged GPU Memory

- If existing data structures on the host should be used, unified/managed CPU/GPU memory usually cannot be used.
  - ► e.g., openCV matrix class Mat.
- more finegrained control:
  - 1a. allocate GPU memory

```
1 cudaMalloc(&d_ptr, size);
```

- 1b. transfer input data from main memory to GPU memory
  - 1 cudaMemcpy(d\_ptr, h\_ptr, size, cudaMemcpyHostToDevice);
  - 2. start GPU computation
  - 3. wait for GPU program to complete
- 4a. transfer output data from GPU memory to main memory
  - 1 cudaMemcpy(h ptr, d ptr, size, cudaMemcpyDeviceToHost);
- 4b. free GPU memory
  - 1 cudaFree(d ptr);

Note: d ptr is a pointer to device memory, h ptr to host memory.



## Example: Color to Grayscale

- ► a color image is stored with 3 channels
  - ▶ one each for a red, green, and blue component (RGB)
  - each channel stores an intensity
    - ▶ e.g, as an unsigned char 0,...,255.
- a grayscale image is stored with a single channel
  - storing a grayscale intensity
  - ► e.g, as an unsigned char 0,...,255.
- ▶ to convert a color image to a grayscale image, average the color channel intensities:

$$\mathsf{intensityGray} := \frac{\mathsf{intensityRed} + \mathsf{intensityGreen} + \mathsf{intensityBlue}}{3}$$

- ▶ an image with R rows, C columns and H channels is stored as  $R \times C \times H$  array
  - $\blacktriangleright$  element (r, c, h) is at linear index

$$index(r, c, h) := (r \cdot C + c) \cdot H + h$$



## Example: Color to Grayscale

```
1 #include <opencv2/highgui/highgui.hpp>
  #define DTYPE unsigned char
      global void rgb2gray(const DTYPE* in, DTYPE* out) {
     int index out = blockldx.x * blockDim.x + threadIdx.x;
     int index in = index out * 3:
    out[index out] = (in[index in] + in[index in + 1] + in[index in + 2]) / 3;
11
   int main(int arg, char* args []) {
12
    cv::Mat img = cv::imread("dom hildesheim.png", CV LOAD IMAGE COLOR);
13
    cv :: Mat img gray (img.rows, img.cols, CV 8UC1);
14
15
     int img size = img.rows * img.cols * img.channels() * sizeof (DTYPE),
16
        img gray size = img gray.rows * img gray.cols * img gray.channels() * sizeof(DTYPE);
17
    DTYPE *in = 0. *out = 0:
18
    cudaMalloc(&in, img size);
19
    cudaMalloc(&out, img gray size);
20
    cudaMemcpy(in, img.data, img size, cudaMemcpyHostToDevice);
21
22
    rgb2gray<<<img.rows, img.cols>>>(in, out);
    cudaDeviceSynchronize():
    cudaMemcpy(img gray.data, out, img gray size, cudaMemcpyDeviceToHost);
26
    cudaFree(in);
27
    cudaFree(out);
28
    cv :: imwrite("out-gray.png", img gray);
```

## Example: Color to Grayscale



#### input image:



#### output image:





## Example: Color to Grayscale (alternative grid)

```
1 #include <opencv2/highgui/highgui.hpp>
3 #define DTYPE unsigned char
   #define CEIL(A.B) (A+B-1)/B
5
6
      global void rgb2gray(const DTYPE* in, DTYPE* out, int num rows, int num cols) {
7
     int row = blockldx.x * blockDim.x + threadIdx.x.
         col = blockIdx.y * blockDim.y + threadIdx.y;
     if (row < num rows && col < num cols) {
9
10
       int index out = row * num cols + col;
11
       int index in = index out * 3:
      out[index out] = (in[index in] + in[index in + 1] + in[index in + 2]) / 3;
13
14 }
15
16 int main(int arg, char* args □) {
    cv::Mat img = cv::imread("dom hildesheim.png", CV LOAD IMAGE COLOR);
17
18
    cv :: Mat img gray (img.rows, img.cols, CV 8UC1);
19
20
     int img size = img.rows * img.cols * img.channels() * sizeof (DTYPE),
21
        img gray size = img gray.rows * img gray.cols * img gray.channels() * sizeof(DTYPE);
22
    DTYPE *in = 0. *out = 0:
23
    cudaMalloc(&in, img size);
24
    cudaMalloc(&out, img grav size):
    cudaMemcpy(in, img.data, img size, cudaMemcpyHostToDevice);
27
    rgb2gray<<<dim3(CEIL(img.rows,32), CEIL(img.cols,32)), dim3(32,32)>>>(in, out, img.rows, img.cols);
28
    cudaDeviceSynchronize():
29
30
    cudaMemcpy(img gray.data, out, img gray size, cudaMemcpyDeviceToHost);
31
    cudaFree(in):
```

#### Block Hardware Limitations



- ▶ maximum # threads / block: 1024
  - ► e.g., 32 × 32 patches for images (or tiles for matrices).
  - first color2gray example works only for images with maximal 1024 columns! second color2gray example works always.
- ► maximum # threads / SM: 2048
  - ► e.g., 2 full blocks a 1024 threads.
- ► maximum # blocks / SM: 32 (Maxwell,...,Turing; 16 for Kepler)



#### What are Blocks Good For?

- ▶ all elements of a block are executed on the same SM
- ► each block is executed in scheduling units of 32 elements (warps)
  - ▶ all threads in a warp execute the same instruction ("in lockstep")
  - zero-overhead warp scheduling:
    - eligible: operands for next operation is ready
    - scheduling selects from eligible warps based on priorization
- if instructions of threads within a warp diverge e.g., because of a diverging if statement, then the warp is split in subgroups which are executed sequentially.
- ► Thus, avoid diverging control flows where possible.
- ► Threads of the same block can share memory (see two sections below).

#### Outline



- 2. Basics of GPU Programming
- 4. Example: Matrix Multiplication
- 5. Block Shared Memory



## Example: Matrix Multiplication (CPU, direct)

```
#include < stdlib . h >
                                                             #include "Matrix.h"
    class Matrix {
                                                             void mult(Matrix& A. Matrix& B. Matrix& C) {
    public:
                                                               const int N = A. N, M = A. M, L = B. M;
      int N, M;
                                                                for (int n = 0; n < N; ++n) {
      float * data;
                                                                  for (int I = 0; I < L; ++I) {
 7
                                                                    float c = 0:
 8
      Matrix(int N, int M)
                                                                    for (int m = 0; m < M; ++m)
 9
          _N(N), _M(M), _data(new float[N*M]) {
                                                                      c += A(n,m) * B(m,l);
        for (int n = 0; n < N; ++n)
                                                                    C(n,l) = c
10
                                                         10
          for (int m = 0; m < M; ++m)
11
                                                         11
            _{\mathsf{data}[\mathsf{n}*_{\mathsf{M}} + \mathsf{m}] = \mathsf{rand}() * 2.0\mathsf{f}}
12
                                                         12
                               / RAND MAX - 1.0f;
13
                                                         13
14
                                                         14
15
                                                             int main(int argn, char** argv) {
16
      float & operator()(int n, int m) {
                                                               const int N = 4096, M = 2048, L = 2048;
                                                         16
        return data[n* M + m];
17
                                                         17
                                                               Matrix A(N,M), B(M,L), C(N,L);
18
                                                         18
                                                               mult(A, B, C);
19
                                                         19 }
    };
```



## Example: Matrix Multiplication (CPU, tiled)

```
1 #include "Matrix.h"
   #include <cmath>
   #include <algorithm>
4
   void mult(Matrix& A. Matrix& B. Matrix& C) {
6
    const int N = A. N, M = A. M, L = B. M, K = ceil(sqrt(M));
     for (int n = 0; n < N; ++n)
7
       for (int I = 0: I < L: ++I)
        C(n,1) = 0;
10
     for (int n0 = 0; n0 < N; n0+= K) {
11
       for (int 10 = 0: 10 < L: 10+=K) {
         for (int m0 = 0; m0 < M; m0+= K) {
          for (int n = n0; n < std::min(N, n0+K); ++n) {
            for (int I = I0: I < std::min(L, I0+K): ++I) {
              float c = 0:
16
              for (int m = m0; m < std::min(M, m0+K); ++m)
17
                c += A(n.m) * B(m.l):
              C(n,l) += c;
   int main(int argn, char** argv) {
    const int N = 4096, M = 2048, L = 2048;
28
    Matrix A(N,M), B(M,L), C(N,L);
    mult(A, B, C);
```



## Example: Matrix Multiplication (GPU, direct)

```
#include "Matrix.h"
 2
                void d mult(int M, int L, float * A, float * B, float * C) {
     int n = blockldx.x * blockDim.x + threadIdx.x;
     int I = blockIdx.v * blockDim.v + threadIdx.v:
     float c = 0:
     for (int m = 0; m < M; ++m)
                                                     31 int main(int argn, char** argv) {
       c += A[n*M + m] * B[m*L + l]:
                                                     32
                                                           const int N = 4096, M = 2048, L = 2048;
 9
     C[n*L + I] = c
                                                     33
                                                           Matrix A(N,M), B(M,L), C(N,L);
10
                                                     34
                                                           mult(A, B, C);
11
                                                     35 }
   void mult(Matrix& A. Matrix& B. Matrix& C) {
13
     const int N = A. N, M = A. M, L = B. M;
14
15
      float *d A, *d B, *d C;
16
     cudaMalloc(&d A, N*M*sizeof(float));
     cudaMalloc(&d B, M*L*sizeof(float));
17
18
     cudaMalloc(&d C, N*L*sizeof(float));
19
     cudaMemcpy(d A, A. data, N*M*sizeof(float), cudaMemcpyHostToDevice);
     cudaMemcpy(d B, B. data, M*L*sizeof(float), cudaMemcpyHostToDevice);
20
21
22
     dim3 block(16, 16), grid(N/16, L/16);
23
     d mult<<<grid, block>>>(M, L, d A, d B, d C);
24
     cuda Device Synchronize ();
25
     cudaMemcpy(C. data, d C, N*L*sizeof(float), cudaMemcpyDeviceToHost);
26
     cudaFree(d A);
27
     cudaFree(d B);
28
     cudaFree(d C);
29 }
```

#### Outline



- 2. Basics of GPU Programming
- 4. Example: Matrix Multiplication
- 5. Block Shared Memory



## Example: Matrix Multiplication (GPU, tiled, v0)

```
#include "Matrix.h"
                                                                                                                                                 18
   2
                                                                                                                                                           void mult(Matrix& A. Matrix& B. Matrix& C) {
          const int DN = 16, DL = 16, DM = 16;
                                                                                                                                                 20
                                                                                                                                                                const int N = A. N, M = A. M, L = B. M;
   4
                                                                                                                                                 21
                  global void d mult(int N, int M, int L,
                                                                                                                                                 22
                                                                                                                                                                 float *d A, *d B, *d C;
   6
                                                   float * A, float * B, float * C) {
                                                                                                                                                 23
                                                                                                                                                                cudaMalloc(&d A, N*M*sizeof(float));
   7
               int n0 = blockIdx.x, dn = threadIdx.x,
                                                                                                                                                 24
                                                                                                                                                                cudaMalloc(&d B, M*L*sizeof(float));
                                                                                                                                                                cudaMalloc(&d C. N*L*sizeof(float)):
                          10 = blockIdx.y, dl = threadIdx.y;
                                                                                                                                                 25
                                                                                                                                                                cudaMemcpy(d A, A. data, N*M*sizeof(float), cudaMemcpy(d A, A. dat
   9
                int n = n0 * DN + dn;
                                                                                                                                                 26
                                                                                                                                                 27
                                                                                                                                                                cudaMemcpy(d B, B. data, M*L*sizeof(float), cudaMe
10
                int I = I0 * DL + dI;
11
                float c = 0:
                                                                                                                                                 28
12
                for (int m0 = 0; m0 < M/DM; ++m0)
                                                                                                                                                 29
                                                                                                                                                                dim3 block(DN, DL), grid(N/DN, L/DL);
13
                     for (int dm = 0; dm < DM; ++dm)
                                                                                                                                                                d mult<<<grid, block>>>(N, M, L, d A, d B, d C
                                                                                                                                                 30
14
                         c += A[n*M + m0*DM + dm]
                                                                                                                                                 31
                                                                                                                                                                cudaDeviceSynchronize();
15
                                       * B[(m0*DM + dm)*L + I]:
                                                                                                                                                 32
                                                                                                                                                                cudaMemcpy(C. data, d C, N*L*sizeof(float), cudaMe
16
                                                                                                                                                 33
                                                                                                                                                                cudaFree(d A);
               C[n*L + I] = c;
17 }
                                                                                                                                                 34
                                                                                                                                                                cudaFree(d B);
                                                                                                                                                 35
                                                                                                                                                                cudaFree(d C);
                                                                                                                                                 36 }
                                                                                                                                                 37
                                                                                                                                                 38
                                                                                                                                                           int main(int argn, char** argv) {
                                                                                                                                                                const int N = 4096, M = 2048, L = 2048;
                                                                                                                                                 40
                                                                                                                                                 41
                                                                                                                                                                Matrix A(N,M), B(M,L), C(N,L);
                                                                                                                                                 42
                                                                                                                                                                mult(A, B, C);
                                                                                                                                                 43 }
```

# Jrivers/tage

### **Block Shared Memory**

- ▶ each thread C(n, l) has 2M + 1 memory accesses.
  - ► A(n, m) and B(m, l) for m = 0, ..., M 1
- ▶ all threads C(n, l) and C(n, l') share M of those
  - ► A(n, m) for m = 0, ..., M 1
- ▶ all threads C(n, l) and C(n', l) share M of those
  - ▶ B(m, l) for m = 0, ..., M 1

## Jnivers/tag

## **Block Shared Memory**

- ▶ each thread C(n, l) has 2M + 1 memory accesses.
  - ► A(n, m) and B(m, l) for m = 0, ..., M 1
- ▶ all threads C(n, I) and C(n, I') share M of those  $\blacktriangleright A(n, m)$  for m = 0, ..., M 1
- ▶ all threads C(n, l) and C(n', l) share M of those
  - ▶ B(m, l) for m = 0, ..., M 1
- ► First idea:

make threads within a block  $C(n_0:n_0+\Delta N,l_0:l_0+\Delta L)$  load tiles  $A(n_0:n_0+\Delta N,0:M-1)$  and  $B(0:M-1,l_0:l_0+\Delta L)$  into shared memory.

▶ but as shared memory is limited, need to subdivide over *m* also.

## Jrivers/tage

## Block Shared Memory

- ▶ each thread C(n, l) has 2M + 1 memory accesses.
  - $\blacktriangleright$  A(n, m) and B(m, l) for m = 0, ..., M 1
- ▶ all threads C(n, l) and C(n, l') share M of those
  - $\blacktriangleright$  A(n,m) for  $m=0,\ldots,M-1$
- ▶ all threads C(n, l) and C(n', l) share M of those
  - ► B(m, l) for m = 0, ..., M 1
- ► First idea:

make threads within a block  $C(n_0: n_0 + \Delta N, l_0: l_0 + \Delta L)$  load tiles  $A(n_0: n_0 + \Delta N, 0: M-1)$  and  $B(0: M-1, l_0: l_0 + \Delta L)$  into shared memory.

- ▶ but as shared memory is limited, need to subdivide over *m* also.
- ► Second idea:

make threads within a block  $C(n_0: n_0 + \Delta N, l_0: l_0 + \Delta L)$  load tiles  $A(n_0: n_0 + \Delta N, m_0: m_0 + \Delta M)$  and  $B(m_0: m_0 + \Delta M, l_0: l_0 + \Delta L)$  into shared memory, sequentially for  $m_0 = i\Delta M, i = 0, ..., M/\Delta M$ .

 $\blacktriangleright$   $\Delta N = \Delta L = \Delta M = 16 : (\Delta N + \Delta L)\Delta M \cdot 4 = 2kB$ 

## Jriversite,

### **Block Shared Memory**

- ▶ shared memory is declared using the \_\_shared\_\_ specifier.
- 1 \_\_shared\_\_ float A\_tile[DN \* DM];
- to transfer data from GPU memory to SM memory, it needs to be cooperatively loaded by the threads.
  - each thread is loading some part.
  - before using the shared data, it must be ensured that all threads have completed the loading steps.
    - all threads of a block have to be synchronized.
    - all threads of a block can be barrier synchronized using \_\_syncthreads().
    - 1 \_\_syncthreads();
- for tiled matrix multiplication, each thread C(n, l) will load
  - ▶ a  $\Delta M/\Delta L$  row fragment of tile row  $A(n, m_0 : m_0 + \Delta M)$  and
  - ▶ a  $\Delta M/\Delta N$  column fragment of tile column  $B(m_0: m_0 + \Delta M, I)$ .



## Example: Matrix Multiplication (GPU, tiled)

```
#include "Matrix.h"
   const int DN = 16, DL = 16, DM = 16;
   void mult(Matrix& A, Matrix& B, Matrix& C) {
     const int N = A. N, M = A. M, L = B. M;
30
31
32
     float *d A, *d B, *d C;
33
     cudaMalloc(&d A. N*M*sizeof(float)):
     cudaMalloc(&d B, M*L*sizeof(float));
34
35
     cudaMalloc(&d C, N*L*sizeof(float));
36
     cudaMemcpy(d A, A, data, N*M*sizeof(float), cudaMemcpyHostToDevice);
37
     cudaMemcpy(d B, B. data, M*L*sizeof(float), cudaMemcpyHostToDevice);
38
39
     dim3 block(DN, DL), grid(N/DN, L/DL);
40
     d mult<<<grid, block>>>(N, M, L, d A, d B, d C);
41
     cudaDeviceSynchronize();
     cudaMemcpy(C. data, d C, N*L*sizeof(float), cudaMemcpyDeviceToHost);
42
43
     cudaFree(d A):
44
     cudaFree(d B):
45
     cudaFree(d C);
46 }
47
48
   int main(int argn, char** argv) {
49
50
     const int N = 4096, M = 2048, L = 2048;
51
     Matrix A(N,M), B(M,L), C(N,L);
52
     mult(A, B, C);
53 }
```



## Example: Matrix Multiplication (GPU, tiled)

```
#include "Matrix.h"
3
4
5
6
   const int DN = 16, DL = 16, DM = 16;
       global void d mult(int N, int M, int L,
                   float * A, float * B, float * C) {
7
                   float A tile [DN * DM]:
         shared
         shared float B tile [DM * DL];
8
      int n0 = blockldx.x, dn = threadldx.x,
9
10
          10 = blockIdx.y, dl = threadIdx.y;
11
      int n = n0 * DN + dn:
12
      int I = I0 * DL + dI;
13
      float c = 0:
14
      for (int m0 = 0: m0 < M/DM: ++m0) {
15
        int DM n = DM/DL, DM I = DM/DN;
        for (int dm = dn*DM n; dm < (dn+1)*DM n; ++dm)
16
         A tile[dn * DM + dm] = A[n*M + m0*DM + dm];
17
        for \sqrt{\int_{0}^{\infty} dm} = dn*DM \int_{0}^{\infty} dm < (dn+1)*DM \int_{0}^{\infty} dm + dm
18
19
         B tile[dm * DL + dl] = B[(m0*DM + dm)*L + l];
        __syncthreads():
20
21
22
        for (int dm = 0; dm < DM; ++dm)
23
         c += A tile[dn*DM + dm] * B tile[dm*DL + dl];
24
           syncthreads();
25
26
      C[n*L + I] = c;
27 }
```



## Example: Matrix Multiplication (GPU, tiled) not using shared memory:

```
#include "Matrix.h"
2
   const int DN = 16, DL = 16, DM = 16;
4
5
      global void d mult(int N, int M, int L,
 6
                  float * A, float * B, float * C) {
7
     int n0 = blockldx.x, dn = threadldx.x,
8
         10 = blockIdx.y, dl = threadIdx.y;
9
      int n = n0 * DN + dn;
     int I = I0 * DL + dI;
10
11
      float c = 0:
     for (int m0 = 0; m0 < M/DM; ++m0)
12
13
       for (int dm = 0; dm < DM; ++dm)
14
         c += A[n*M + m0*DM + dm]
15
              * B[(m0*DM + dm)*L + I];
16
     C[n*L + I] = c;
17 }
```

```
#include "Matrix.h"
   const int DN = 16, DL = 16, DM = 16;
      global void d mult(int N, int M, int L,
                  float * A, float * B, float * C) {
                  float A tile [DN * DM];
        shared float B tile [DM * DL];
     int n0 = blockIdx.x, dn = threadIdx.x,
10
         10 = blockIdx.y, dl = threadIdx.y;
11
     int n = n0 * DN + dn:
12
     int I = I0 * DL + dI;
13
     float c = 0;
     for (int m0 = 0; m0 < M/DM; ++m0) {
14
15
       int DM n = DM/DL, DM I = DM/DN;
       for (int dm = dn*DM n; dm < (dn+1)*DM n;
16
17
         A tile[dn * DM + dm] = A[n*M + m0*DM + d
18
       for (int dm = dn*DM |; dm < (dn+1)*DM |; +
         B tile [dm * DL + dl] = B[(m0*DM + dm)*L +
19
20
       __syncthreads();
21
22
       for (int dm = 0; dm < DM; ++dm)
         c += A tile[dn*DM + dm] * B tile[dm*DL + dm]
23
24
          syncthreads();
25
26
     C[n*L + I] = c;
27
```

#### Remarks



- ▶ the example works only as long as all size ratios are integer.
  - ►  $N/\Delta N$ ,  $L/\Delta L$ ,  $M/\Delta M$ ,  $\Delta M/\Delta N$ ,  $\Delta M/\Delta L$
  - otherwise memory accesses have to be guarded.

## Shivers/

## Summary (1/2)

- ► GPUs provide massively parallel computation for little money.
  - ► 3000–5000 cores per card
- ► GPUs support Single Instruction Multiple Data (SIMD) parallelism.
  - ► for smaller number of threads (usually 32; warps)
- ► Compute Unified Device Architecture (CUDA) provides
  - ▶ a preprocessor and
  - ▶ an API for GPU-enhanced programs in C, C++ and Fortran.
- ► The GPU program abstraction is a **kernel** that is run over a 1 to 3 dimensional cartesian product of integer ranges (**elements**, aka **threads**).
  - ▶ these elements usually denote indices into a data array.
- ► To exchange data between CPU and GPU,
  - either managed unified memory can be used or
  - ▶ data is explicitly transferred in before and after GPU computations.

## Summary (2/2)



- ► Elements/indices/threads are grouped in **blocks** of consecutive values.
  - ▶ all threads of a block will run on the same streaming multiprocessor
- ► threads within a block run in warps of 32 threads in lockstep
  - if their control flow diverges, the warps are split accordingly and run sequentially.
  - thus their control flow should diverge as little as possible.
- threads within a block can access shared memory.
  - ▶ much faster access.
  - ▶ useful when input data of different threads overlaps.
  - data needs to be cooperatively loaded from GPU memory.

## Shivers/ide

## Further Readings

► There are many very good lectures and tutorials collected here: https://developer.nvidia.com/educators/existing-courses

#### References I



Michael J Flynn. Some computer organizations and their effectiveness. *IEEE Transactions on Computers*, 100(9): 948–960. 1972.